Alphawave Semi Spearheads Chiplet-Based Custom Silicon for Generative AI and Data Center Workloads with Successful 3nm Tapeouts of HBM3 and UCIe IP
전체 맥락을 이해하기 위해서는 본문 보기를 권장합니다.
Praveen Vaidyanathan, vice president and general manager of Micron's Compute Products Group, said, "Generative AI is pushing the performance requirements in data centers, fueling the demand for advanced memory solutions like HBM3 to provide very high bandwidth with improved energy efficiency. The tape-out of Alphawave Semi's HBM3 solution in TSMC's most advanced 3nm process is an exciting new milestone. It allows cloud service providers to leverage Alphawave Semi's HBM3 IP subsystems and custom silicon capabilities to accelerate AI workloads in next-generation data center infrastructure."
Dr. Debendra Das Sharma, Chairman, UCIe Consortium, said, "We're excited to see Alphawave Semi tape out a 24Gbps/lane UCIe IP in a 3nm process. This milestone demonstrates how UCIe can help fuel innovation through leading-edge chiplet connectivity, and we welcome Alphawave Semi's commitment to delivering IPs that support the development of an open chiplet ecosystem."
이 글자크기로 변경됩니다.
(예시) 가장 빠른 뉴스가 있고 다양한 정보, 쌍방향 소통이 숨쉬는 다음뉴스를 만나보세요. 다음뉴스는 국내외 주요이슈와 실시간 속보, 문화생활 및 다양한 분야의 뉴스를 입체적으로 전달하고 있습니다.
LONDON & TORONTO -- Businesswire -- Alphawave Semi (LSE: AWE), a global leader in high-speed connectivity for the world’s technology infrastructure, today announced two successful tapeouts on TSMC’s most advanced 3nm process of its High Bandwidth Memory 3 (HBM3) PHY and Universal Chiplet Interconnect Express™ (UCIe™) PHY IPs, paving the way for a new generation of chiplet-enabled silicon platforms, tailored for hyperscaler and data infrastructure customers. Notably, Alphawave Semi is the first company to announce UCIe PHY IP supporting faster die-to-die data rates of 24Gbps per lane, delivering an impressive bandwidth of 7.9 Terabits per second over a tight space of a millimeter of a chip beachfront.
The TSMC 3nm process technology is vital for creating advanced chips that can effectively handle the exponential surge in data generated by AI, with demands for more compute, memory bandwidth, I/O speeds, and energy efficiency. Alphawave Semi's 3nm chiplet-enabled custom silicon platform is built on flexible and customizable connectivity IP. Customers benefit from Alphawave Semi’s application-optimized IP subsystems and experience with the TSMC 3DFabric™ ecosystem to integrate advanced interfaces such as CXL™, UCIe™, HBMx, and Ethernet onto custom chips and chiplets.
HBM3: Satisfying the Increasing Demand for Bandwidth
In AI and high-performance computing (HPC) systems where the key performance indicator is Memory Bandwidth per Watt, HBM emerges as a top choice, offering the highest bandwidth, optimal area footprint, and superior power efficiency.
The Alphawave Semi HBM3 PHY IP targets leading-edge high-performance memory interfaces up to 8.6Gbps and 16 channels, operating at very low power. Customers are deploying complete HBM subsystem solutions from Alphawave Semi which integrate the HBM PHY with a versatile JEDEC-compliant, highly configurable HBM controller that can be fine-tuned to maximize the efficiency for application-specific AI and high-performance computing workloads.
UCIe: Advancing toward a universal chiplet ecosystem
Chiplets are poised to dominate the world of high-performance data center AI semiconductors due to their numerous advantages over traditional monolithic designs, including improved flexibility, scalability, power efficiency, and cost-effectiveness. Leveraging advances in multi-die packaging, system designers can mix and match pre-built or customized compute, memory, and IO chiplets in different process nodes, creating complete Systems-in-a-Package (SIPs), paving the way for SiP to become the system motherboard of the future.
The Alphawave Semi UCIe PHY IP is an extremely power efficient, low-latency, and highly reliable interface IP, designed to connect chiplet silicon die in the same package at top speeds of 24Gbps per wire while consuming less than 0.3 picoJoules of power per bit. The UCIe PHY can be paired with Alphawave Semi’s PCIe, CXL, and streaming controllers to support the full UCIe protocol stack. The PHY can be configured to support advanced packaging such as TSMC’s Chip-on-Wafer-on-Substrate (CoWoS®) and Integrated Fan-Out (InFO) which maximize signal densities, as well as organic substrates for a more cost-effective solution.
Praveen Vaidyanathan, vice president and general manager of Micron’s Compute Products Group, said, “Generative AI is pushing the performance requirements in data centers, fueling the demand for advanced memory solutions like HBM3 to provide very high bandwidth with improved energy efficiency. The tape-out of Alphawave Semi’s HBM3 solution in TSMC’s most advanced 3nm process is an exciting new milestone. It allows cloud service providers to leverage Alphawave Semi’s HBM3 IP subsystems and custom silicon capabilities to accelerate AI workloads in next-generation data center infrastructure.”
Dr. Debendra Das Sharma, Chairman, UCIe Consortium, said, “We’re excited to see Alphawave Semi tape out a 24Gbps/lane UCIe IP in a 3nm process. This milestone demonstrates how UCIe can help fuel innovation through leading-edge chiplet connectivity, and we welcome Alphawave Semi’s commitment to delivering IPs that support the development of an open chiplet ecosystem.”
“With our vertically integrated semiconductor focus, we’re excited to deliver a comprehensive 3nm chiplet connectivity platform for hyperscaler and data-infrastructure customers to keep pace with the surge in data-intensive applications like generative AI,” said Tony Pialis, CEO and co-founder of Alphawave Semi. “Our latest 3nm tapeouts are a testament to Alphawave Semi’s dedication to technology leadership in connectivity and our collaborative efforts in fostering an open chiplet ecosystem.”
“We are excited to announce simultaneous tapeouts of our HBM3 IP and our industry-first 24GT/s UCIe IP for TSMC’s 3nm technology, which are key enablers of our I/O chiplet portfolio,” said Mohit Gupta, SVP and GM, Custom Silicon and IP, Alphawave Semi. “Our top hyperscaler and datacenter infrastructure customers can now mix and match high-performance 3nm custom SoCs with IO connectivity chiplets from Alphawave Semi providing a new level of flexibility and scalability for their AI-enabled systems.”
About Alphawave Semi
Alphawave Semi is a global leader in high-speed connectivity for the world‘s technology infrastructure. Faced with the exponential growth of data, Alphawave Semi’s technology services a critical need: enabling data to travel faster, more reliably, and with higher performance at lower power. We are a vertically integrated semiconductor company, and our IP, custom silicon, and connectivity products are deployed by global tier-one customers in data centers, compute, networking, AI, 5G, autonomous vehicles, and storage. Founded in 2017 by an expert technical team with a proven track record in licensing semiconductor IP, our mission is to accelerate the critical data infrastructure at the heart of our digital world. To find out more about Alphawave Semi, visit: awavesemi.com.
Alphawave Semi and the Alphawave Semi logo are trademarks of Alphawave IP Group plc. All rights reserved.
View source version on businesswire.com: https://www.businesswire.com/news/home/20230710177870/en/
이 뉴스는 기업·기관·단체가 뉴스와이어를 통해 배포한 보도자료입니다.
출처:Alphawave Semi
보도자료 통신사 뉴스와이어(www.newswire.co.kr) 배포
Copyright © 뉴스와이어. 무단전재 및 재배포 금지.
- 현대차그룹, 2024년 대표이사·사장단 임원인사 - 뉴스와이어
- 가을밤, 한국의집 궁중다과와 고려시대 최고급 탁주에 취하다 - 뉴스와이어
- 최윤정 소리북 독주회 ‘나는 고수다 Ⅱ’ 완북 동초제 적벽가 강릉서 개최 - 뉴스와이어
- 좋은땅출판사 ‘비전공자도 이해하며 경험할 수 있는 AI 왕국’ 출간 - 뉴스와이어
- 삼성전자, 10조원 규모 자사주 매입 결정 - 뉴스와이어
- 헬리녹스, 창립 15주년 기념 100% 스케일 베어브릭 컬렉션 출시 - 뉴스와이어
- 장미와 여우, 시집 ‘마하의 시간을 살다’ 출간 - 뉴스와이어
- 쉐이퍼 글램스 울트라, 국내 약국 강남·종로·인천 78곳 입점해 소비자 만족도 상승 - 뉴스와이어
- 몰렉스, SAP 솔루션으로 지능형 공급망 협업 추진 - 뉴스와이어
- 삼성전자 노사, 2023년·2024년 임금협약 잠정합의 - 뉴스와이어